DocumentCode :
3629515
Title :
Experimental SEU Impact on Digital Design Implemented in FPGAs
Author :
Jirí Kvasnicka;Pavel Kubalík;Hana Kubátová
Author_Institution :
Dept. of Comput. Sci. & Eng., Czech Tech. Univ. in Prague, Prague
fYear :
2008
Firstpage :
100
Lastpage :
103
Abstract :
The main aim of our research is to investigate the influence of SEU on a digital circuit implemented in FPGA. The FPGA resources occupied by design are divided into several groups. SEU impact is investigated for each group. To make a real dependability model the real effects of injected errors and faults have to be studied. The SEU emulator deals with single-bit change in bitstream. Emulation is performed in the user-selected area. Look-Up-Tables, cell interconnections, cell-to-bus connections and routing resources are considered. Other FPGA resources are not considered. Combinatorial circuits and MCNC benchmarks were measured due to our knowledge of FPGA resource limitation. All tests were performed on Atmel FPSLIC architecture.
Keywords :
"Field programmable gate arrays","Circuit faults","Single event upset","Circuit testing","Random access memory","Electrical fault detection","Fault detection","Programmable logic arrays","Table lookup","Integrated circuit interconnections"
Publisher :
ieee
Conference_Titel :
Digital System Design Architectures, Methods and Tools, 2008. DSD ´08. 11th EUROMICRO Conference on
Print_ISBN :
978-0-7695-3277-6
Type :
conf
DOI :
10.1109/DSD.2008.119
Filename :
4669225
Link To Document :
بازگشت