Title :
A Multi-Core Sphere Decoder VLSI Architecture for MIMO Communications
Author :
Chia-Hsiang Yang;Dejan Markovic
Author_Institution :
Univ. of California, Los Angeles, CA
Abstract :
The sphere decoding algorithm finds applications in multi-input multi-output (MIMO) decoding, because it achieves near maximum likelihood (ML) detection performance with significantly reduced computational complexity. Previous work has focused on implementations based on K-best or depth-first search, limiting the BER performance or the search speed. This paper presents a scalable multi-core sphere decoder architecture that can combine the advantages of the K-best and depth-first search methods. The proposed architecture demonstrated a 3-5 dB improvement in the BER performance for 16times16 systems using 16 processing elements (PEs) compared to the architecture with one PE. An improved search speed of the multi-core architecture also enables a 10times energy efficiency improvement over the single core architecture for the same data rate.
Keywords :
"Very large scale integration","MIMO","Maximum likelihood decoding","Computational complexity","Computer architecture","Bit error rate","Receiving antennas","Signal processing algorithms","Maximum likelihood detection","Search methods"
Conference_Titel :
Global Telecommunications Conference, 2008. IEEE GLOBECOM 2008. IEEE
Print_ISBN :
978-1-4244-2324-8
DOI :
10.1109/GLOCOM.2008.ECP.633