Title :
A prototype VLSI chip architecture for JPEG image compression
Author :
M. Kovac;N. Ranganathan;M. Zagar
Author_Institution :
Fac. of Electr. Eng., Zagreb Univ., Croatia
Abstract :
In this paper, we describe the design and implementation of a prototype single chip VLSI architecture for implementing the JPEG baseline image compression standard. The chip exploits the principles of pipelining and parallelism to the maximum extent in order to obtain high speed and throughput. The architecture for discrete cosine transform and the entropy encoder are based on efficient algorithms designed for high speed VLSI implementation. The chip was implemented using the Cadence tools and based on the prototype implementation the proposed chip architecture can yield a clock rate of about 100 MHz which would allow an input rate of 30 frames per second for 1024/spl times/1024 color images.
Keywords :
"Prototypes","Very large scale integration","Transform coding","Image coding","Pipeline processing","Throughput","Discrete cosine transforms","Entropy","Algorithm design and analysis","Clocks"
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Print_ISBN :
0-8186-7039-8
DOI :
10.1109/EDTC.1995.470428