DocumentCode :
3631406
Title :
A Practical Method for Testing High-Speed Networking Hardware Architectures
Author :
Vukasin Pejovic;Slobodan Bojanic;Carlos Carreras;Atta Badii
Author_Institution :
ETSIT, Univ. Politec. de Madrid, Madrid
fYear :
2009
Firstpage :
122
Lastpage :
130
Abstract :
This paper deals with the key issues encountered in testing during the development of high-speed networking hardware systems by documenting a practical method for "real-life like" testing. The proposed method is empowered by modern and commonly available Field Programmable Gate Array (FPGA) technology. Innovative application of standard FPGA blocks in combination with reconfigurability are used as a back-bone of the method. A detailed elaboration of the method is given so as to serve as a general reference. The method is fully characterised and compared to alternatives through a case study proving it to be the most efficient and effective one at a reasonable cost.
Keywords :
"High-speed networks","Hardware","Field programmable gate arrays","System testing","Prototypes","Ethernet networks","Logic testing","Application specific integrated circuits","Costs","Phased arrays"
Publisher :
ieee
Conference_Titel :
Networking and Services, 2009. ICNS ´09. Fifth International Conference on
Print_ISBN :
978-1-4244-3688-0
Type :
conf
DOI :
10.1109/ICNS.2009.50
Filename :
4976747
Link To Document :
بازگشت