DocumentCode :
3631520
Title :
Speed-independent bit-serial multiplier
Author :
M.B. Tosic;M.K. Stojcev;D.M. Maksimovic;G.Lj. Djordjevic
Author_Institution :
Fac. of Electron. Eng., Nis Univ., Serbia
Volume :
2
fYear :
1995
Firstpage :
829
Abstract :
We propose a novel architecture of an asynchronous bit-serial multiplier based on a mixed-mode delay model. Firstly, the control circuit of the multiplier´s basic cell is designed as a speed-independent circuit. Then we incorporate a data-path function under the bounded-delay model. The crucial idea of the proposed design is that data transfer between basic cells is acknowledged by another data transfer in the opposite direction. Thus, this design solution has resulted in lower hardware complexity and is suitable for architectures with counterflow data streams.
Keywords :
"Clocks","Asynchronous circuits","Hardware","Delay","Jitter","Integrated circuit modeling","Computer architecture","Sequential circuits","Rhythm","Sampling methods"
Publisher :
ieee
Conference_Titel :
Microelectronics, 1995. Proceedings., 1995 20th International Conference on
Print_ISBN :
0-7803-2786-1
Type :
conf
DOI :
10.1109/ICMEL.1995.500976
Filename :
500976
Link To Document :
بازگشت