Title :
Ultra-low power subthreshold flip-flop design
Author :
Sagi Fisher;Adam Teman;Dmitry Vaysman;Alexander Gertsman;Orly Yadid-Pecht;Alexander Fish
Author_Institution :
The VLSI Systems Center, Ben-Gurion University, Beer-Sheva, Israel
Abstract :
In recent years, low power design has become one of the main focuses of digital VLSI circuits. As technology scales, leakage currents in contemporary CMOS logic have become one of the main power consumers. Contrary to conventional methods for power reduction, where efforts are taken to reduce subthreshold leakage, operation of digital circuits in the subthreshold region, utilizes this current, minimizing power consumption in low-frequency systems. This paper proposes two architectures for implementing Flip-Flop cells, designed to operate in the subthreshold region. Both cells integrate a Gate-Diffusion Input (GDI) multiplexer in their designs to minimize area and capacitance. Timing parameters of the Flip-Flops are calculated and techniques for improving the timing characteristics are proposed. The proposed designs are simulated in a standard 90nm process achieving a power dissipation of 8.4nW in a typical corner at VDD=300mV with a delay of 51.7nsec.
Keywords :
"Flip-flops","Timing","Very large scale integration","CMOS technology","Leakage current","CMOS logic circuits","Subthreshold current","Digital circuits","Energy consumption","Multiplexing"
Conference_Titel :
Circuits and Systems, 2009. ISCAS 2009. IEEE International Symposium on
Print_ISBN :
978-1-4244-3827-3
Electronic_ISBN :
2158-1525
DOI :
10.1109/ISCAS.2009.5118070