DocumentCode :
3631836
Title :
JAGUAR: a high speed VLSI chip for JPEG image compression standard
Author :
M. Kovac;P. Ranganathan
Author_Institution :
Fac. of Electr. Eng., Zagreb Univ., Croatia
fYear :
1995
Firstpage :
220
Lastpage :
224
Abstract :
In this paper, we describe a fully pipelined single chip VLSI architecture for implementing the JPEG baseline image compression standard The architecture exploits the principles of pipelining and parallelism to the maximum extent in order to obtain high speed and throughput. The architecture for discrete cosine transform and the entropy encoder are based on efficient algorithms designed for high speed VLSI implementation. The entire architecture can be implemented on a single VLSI chip to yield a clock rate of about 100 MHz which would allow an input rate of 30 frames per second for 1024/spl times/1024 color images. Currently, a prototype CMOS VLSI chip implementing the proposed architecture is being designed.
Keywords :
"Very large scale integration","Transform coding","Image coding","Pipeline processing","Throughput","Discrete cosine transforms","Entropy","Algorithm design and analysis","Clocks","Color"
Publisher :
ieee
Conference_Titel :
VLSI Design, 1995., Proceedings of the 8th International Conference on
ISSN :
1063-9667
Print_ISBN :
0-8186-6905-5
Type :
conf
DOI :
10.1109/ICVD.1995.512112
Filename :
512112
Link To Document :
بازگشت