• DocumentCode
    3631976
  • Title

    FPGA based real-time efficient histogram equalization

  • Author

    M. Firat Vural;Cemil Kiziloz;Emre Turgay

  • Author_Institution
    G?r?nt? ??leme M?d?rl??, Mikroelektronik G?d?m ve Elektro-Optik Grubu, ASELSAN, Turkey
  • fYear
    2009
  • fDate
    4/1/2009 12:00:00 AM
  • Firstpage
    49
  • Lastpage
    52
  • Abstract
    Histogram equalization method is implemented by field programmable gate arrays (FPGA) and digital signal processors (DSP) together on thermal cameras. In this paper, we discussed work load of different histogram equalization implementations on FPGA´s and DSP´s, and their output video quality on current systems. In these implementation methods histogram transformation function is described by 2, 16 or 256 pieces. DSP work load is totally released on 256 piece method. The number of configurable logic blocks used on FPGA is decreased without any loss on speed. By implementing 256 pieces method the complexity of the method is decreased and an increase in the quality of the output images obtained. The results are presented on scanning array thermal cameras.
  • Keywords
    "Field programmable gate arrays","Histograms","Fiber reinforced plastics"
  • Publisher
    ieee
  • Conference_Titel
    Signal Processing and Communications Applications Conference, 2009. SIU 2009. IEEE 17th
  • ISSN
    2165-0608
  • Print_ISBN
    978-1-4244-4435-9
  • Type

    conf

  • DOI
    10.1109/SIU.2009.5136329
  • Filename
    5136329