Title :
HCI reliability control in HV-PMOS transistors: Conventional EDMOS vs. Dielectric RESURF and lateral field plates
Author :
J. Perez-Gonzalez;J. Sonsky;A. Heringa;J. Benson;P.Y. Chiang;C.W. Yao;R.Y. Sua
Author_Institution :
NXP-TSMC Research Center, Leuven, Belgium
Abstract :
This paper demonstrates that degradation mechanisms can be controlled by electric field tuning with Dielectric RESURF (STI -Shallow Trench Isolation- interleaves in the drain extension) and lateral field plates (gate fingers on top of the STI regions). Transistors, rated for max. Vds=5.5 and 20 V, show on-resistance (Ron) of 6.5 and 40 mΩmm2 respectively (comparable with optimized devices [1, 2]) and 10 years Hot Carrier Injection (HCI) lifetime in 65 nm CMOS technology.
Keywords :
"Human computer interaction","Dielectrics"
Conference_Titel :
Power Semiconductor Devices & IC´s, 2009. ISPSD 2009. 21st International Symposium on
Print_ISBN :
978-1-4244-3525-8
Electronic_ISBN :
1946-0201
DOI :
10.1109/ISPSD.2009.5158001