DocumentCode :
3633645
Title :
MIPS extension for a TCAM based parallel architecture for fast IP lookup
Author :
Oguzhan Erdem;Cuneyt F. Bazlamacci
Author_Institution :
Electr. & Electron. Eng., Middle East Tech. Univ., Ankara, Turkey
fYear :
2009
Firstpage :
310
Lastpage :
315
Abstract :
This paper discusses the feasibility of the use of minimum independent prefix set (MIPS) algorithm in a ternary content addressable memory (TCAM) based parallel architecture proposed for high speed packet switching. MIPS algorithm is proposed earlier to transform a forwarding table into one that contains the minimum independent prefix set. In this paper we propose MIPS algorithm to be integrated into a TCAM based parallel IP lookup engine. We first analyze the table compression performance of the MIPS algorithm and demonstrate that it may lead to routing table expansion rather than compression in general. For certain cases on the other hand, MIPS algorithm performs well and is suitable to be used in TCAM based parallel IP lookup engine. We demonstrate that with the adoption of the MIPS algorithm, the overall performance, in terms of throughput, of the IP lookup engine can be enhanced considerably.
Keywords :
"Parallel architectures","Routing","Search engines","Internet","Associative memory","Throughput","Scalability","Packet switching","Hardware","Performance analysis"
Publisher :
ieee
Conference_Titel :
Computer and Information Sciences, 2009. ISCIS 2009. 24th International Symposium on
Print_ISBN :
978-1-4244-5021-3
Type :
conf
DOI :
10.1109/ISCIS.2009.5291832
Filename :
5291832
Link To Document :
بازگشت