DocumentCode
3634075
Title
Address generators for linear processor array
Author
M. K. Stojĉev;I. Ž. Milovanović;E. I. Milovanović;T. R. Nikolić
Author_Institution
Electronic Engineering, A. Medvedeva 14, P.O. Box 73, 1800 Ni?, Serbia
fYear
2009
Firstpage
302
Lastpage
305
Abstract
In processor arrays, the memory subsystem represents a major cost and performance bottleneck. To optimize the system performance we use address generation unit which performs host-to-processor array address transformation in hardware. The aim of initial loading is to provide sequential access to data elements stored in processor array memory modules. The performance of the proposed solution are estimated by the speedup, which is defined as a ratio of the time needed to perform address transformation in software and in hardware. Proposed hardware implementation of address transformation gives a speedup of 2.3, with low hardware overhead. Most of address transformations are performed by cross-wiring.
Keywords
"Signal processing algorithms","Hardware","Logic arrays","Computer architecture","Costs","System performance","Software performance","Systolic arrays","Digital signal processing","Numerical analysis"
Publisher
ieee
Conference_Titel
Telecommunication in Modern Satellite, Cable, and Broadcasting Services, 2009. TELSIKS ´09. 9th International Conference on
Print_ISBN
978-1-4244-4382-6
Type
conf
DOI
10.1109/TELSKS.2009.5339517
Filename
5339517
Link To Document