DocumentCode :
3635277
Title :
Design of a fault-tolerant coarse-grained
Author :
Syed M. A. H. Jafri;Stanislaw J. Piestrak;Olivier Sentieys;Sebastien Pillement
Author_Institution :
University of Rennes 1/IRISA, 22300 Lannion, France
fYear :
2010
Firstpage :
845
Lastpage :
852
Abstract :
This paper considers the possibility of implementing low-cost hardware techniques which would allow to tolerate temporary faults in the datapaths of coarse-grained reconfigurable architectures (CGRAs). Our goal was to use less hardware overhead than commonly used duplication or triplication methods. The proposed technique relies on concurrent error detection by using residue code modulo 3 and re-execution of the last operation, once an error is detected. We have chosen the DART architecture as a vehicle to study the efficiency of this approach to protect its datapaths. Simulation results have confirmed hardware savings of the proposed approach over duplication.
Keywords :
"Fault tolerance","Hardware","Reconfigurable architectures","Circuit faults","Costs","Field programmable gate arrays","Single event upset","Routing","Capacitance","Logic devices"
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2010 11th International Symposium on
ISSN :
1948-3287
Print_ISBN :
978-1-4244-6454-8
Electronic_ISBN :
1948-3295
Type :
conf
DOI :
10.1109/ISQED.2010.5450481
Filename :
5450481
Link To Document :
بازگشت