DocumentCode :
3635323
Title :
Compiled HW/SW co-simulation
Author :
V. Zivojnovic;H. Meyr
Author_Institution :
Integrated Syst. for Signal Process., Aachen Univ. of Technol., Germany
fYear :
1996
Firstpage :
690
Lastpage :
695
Abstract :
This paper presents a technique for simulating processors and attached hardware using the principle of compiled simulation. Unlike existing, inhouse and off-the-shelf hardware/software co-simulators, which use interpretive processor simulation, the proposed technique performs instruction decoding and simulation scheduling at compile time. The technique offers up to three orders of magnitude faster simulation. The high speed allows the user to explore algorithms and hardware/software trade-offs before any hardware implementation. In this paper, the sources of the speedup and the limitations of the technique are analyzed and the realization of the simulation compiler is presented.
Keywords :
"Hardware","Permission","Signal processing","Software performance","Decoding","Processor scheduling","Signal processing algorithms","Analytical models","Process design","Application software"
Publisher :
ieee
Conference_Titel :
Design Automation Conference Proceedings 1996, 33rd
ISSN :
0738-100X
Print_ISBN :
0-7803-3294-6
Type :
conf
DOI :
10.1109/DAC.1996.545662
Filename :
545662
Link To Document :
بازگشت