DocumentCode :
3638009
Title :
Reducing electromagnetic disturbances in FPGA circuits by using multiphase clocks
Author :
Józef Kulisz;Jan Mocha;Tomasz Woznica
Author_Institution :
Institute of Electronics, Silesian University of Technology, ul. Akademicka 16, 44-100 Gliwice, Poland
fYear :
2010
Firstpage :
193
Lastpage :
196
Abstract :
The paper presents a simple method of reducing electromagnetic (EM) disturbances generated by a digital circuit. The method consists in using a multiphase clock to control the circuit, instead of a single clock. The method allows to reduce power of the emitted disturbances. The method can be easily applied in FPGA circuits. Experimental results are also presented.
Keywords :
"Clocks","Field programmable gate arrays","Harmonic analysis","Electromagnetics","Digital circuits","Equations","Power harmonic filters"
Publisher :
ieee
Conference_Titel :
Signals and Electronic Systems (ICSES), 2010 International Conference on
Print_ISBN :
978-1-4244-5307-8
Type :
conf
Filename :
5595216
Link To Document :
بازگشت