DocumentCode
3638462
Title
High Level Validation of an Optimization Algorithm for the Implementation of Adaptive Wavelet Transforms in FPGAs
Author
Ruben Salvador;Felix Moreno;Teresa Riesgo;Lukas Sekanina
Author_Institution
Centre of Ind. Electron., Univ. Politec. de Madrid, Madrid, Spain
fYear
2010
Firstpage
96
Lastpage
103
Abstract
The work reported in this paper describes the steps given towards an FPGA-based implementation of evolvable wavelet transforms for image compression in embedded systems. An Evolutionary Algorithm (EA) for the design and optimization of the transform coefficients is tailored for a suitable System on Chip implementation. Several cut downs on the computing requirements have been done to the original algorithm, adapting it for the FPGA implementation. What this paper addresses more specifically is the validation of the algorithm using fixed point arithmetic for the whole optimization process. The results show how high quality transforms are evolved from scratch with limited precision arithmetic. Also, preliminary results of the implementation in an FPGA device are included.
Keywords
"Wavelet transforms","Multiresolution analysis","Hardware","Field programmable gate arrays","Algorithm design and analysis","Image coding"
Publisher
ieee
Conference_Titel
Digital System Design: Architectures, Methods and Tools (DSD), 2010 13th Euromicro Conference on
Print_ISBN
978-1-4244-7839-2
Type
conf
DOI
10.1109/DSD.2010.96
Filename
5615635
Link To Document