DocumentCode
3638717
Title
SOC design for wireless communications
Author
Z. Stamenković
Author_Institution
IHP - Innovations for High Performance microelectronics, Frankfurt (Oder), Germany
fYear
2010
Firstpage
25
Lastpage
32
Abstract
The paper emphasizes methods, architectures and components for system-on-chip design. It describes the basic knowledge and skills for designing high-performance low-power embedded devices whose complexity increases exponentially, as so does the effort of designing them. Relying upon an appropriate design methodology which concentrates on reuse, executable specifications, and early error detection, these complexities can be mastered. The paper bundles these topics in order to provide a good understanding of all problems involved. It shows how to go from description and verification to implementation and testing presenting two systems-on-chip for two different wireless applications based on configurable processors and custom hardware accelerators.
Keywords
"Program processors","Hardware","Random access memory","System-on-a-chip","Generators","Wireless communication","Layout"
Publisher
ieee
Conference_Titel
Electronics Conference (BEC), 2010 12th Biennial Baltic
ISSN
1736-3705
Print_ISBN
978-1-4244-7356-4
Electronic_ISBN
2382-820X
Type
conf
DOI
10.1109/BEC.2010.5630885
Filename
5630885
Link To Document