DocumentCode :
3639150
Title :
Technology driven architecture for integral parallel embedded computing
Author :
Petronela Bumbăcea;Valeriu Codreanu;Radu Hobincu;Lucian Petrică;Gheorghe M. Ştefan
Author_Institution :
The Faculty of Electronics, Tc and IT of Bucharest Politehnica University, Romania
Volume :
1
fYear :
2010
Firstpage :
35
Lastpage :
42
Abstract :
The computational structures are not able to scale following the increased number of components offered by the technological development driven by the Moore´s law. In order to use efficiently the emerging nanotechnologies new architectural approaches are requested. Thus, new technology driven architectures must be developed. The proposed architecture is designed in this technologically evolving context, to support the increasing computational diversity, complexity and intensity requested in the emergent domain of parallel embedded computing. The resulting physical embodiment has at least two orders of magnitude higher effective GIPS/Watt and GIPS/mm2 than the currently produced structures. This new architectural approach is based on ConnexArray technology, already developed and tested on real chips, and on the Bubble-free Embedded Architecture for Multithreading execution model. The paper proposes a computational platform able to manage tens of threads and a number of execution/processing units which starts from tens and goes up to thousands.
Keywords :
"Instruction sets","Complexity theory","Computational modeling","Computational efficiency","Embedded computing","Organizations","Computer architecture"
Publisher :
ieee
Conference_Titel :
Semiconductor Conference (CAS), 2010 International
ISSN :
1545-827X
Print_ISBN :
978-1-4244-5783-0
Type :
conf
DOI :
10.1109/SMICND.2010.5650942
Filename :
5650942
Link To Document :
بازگشت