DocumentCode :
3639686
Title :
Methodology for simulated power analysis attacks on AES
Author :
Kenneth Smith;Marcin Łukowiak
Author_Institution :
Harris Corporation, RF Communications Division, Rochester, New York 14610
fYear :
2010
Firstpage :
1292
Lastpage :
1297
Abstract :
This paper presents detailed methodology for performing simulated Power Analysis Attacks (PAAs) on gate level models of cryptographic components with Synopsys design tools. First the Advanced Encryption Standard (AES) hardware model is developed for the experiment using VHDL. The model is then synthesized with Synopsys DesignCompiler and the 130-nm CMOS standard cell library. Simulated instantaneous power consumption waveforms are generated with Synopsys PrimeTime PX. Results are analyzed and successful single and multiple-bit Differential Power Analysis (DPA) attacks are performed on the waveforms. The AES hardware model did not implement any DPA countermeasure techniques.
Keywords :
"Power demand","Hardware","Semiconductor device modeling","Hamming weight","Algorithm design and analysis","Encryption"
Publisher :
ieee
Conference_Titel :
MILITARY COMMUNICATIONS CONFERENCE, 2010 - MILCOM 2010
ISSN :
2155-7578
Print_ISBN :
978-1-4244-8178-1
Electronic_ISBN :
2155-7586
Type :
conf
DOI :
10.1109/MILCOM.2010.5680126
Filename :
5680126
Link To Document :
بازگشت