DocumentCode :
3639819
Title :
Parallel Hardware Implementation of Connected Component Tree Computation
Author :
Petr Matas;Eva Dokladalova;Mohamed Akil;Vjaceslav Georgiev;Martin Poupa
Author_Institution :
IGM, Univ. Paris-Est, Noisy-le-Grand, France
fYear :
2010
Firstpage :
64
Lastpage :
69
Abstract :
The paper proposes a new parallel hardware architecture for a connected component tree computation. It is an original implementation of the recently published parallel algorithm based on building of a 1D tree for each individual image line and their progressive merging. The image is divided into independent partitions which are processed concurrently. Nevertheless, merging of these partitions requires access to all partitions. A special interconnection switch is proposed to solve this problem. The implementation results obtained on an FPGA are also presented. The obtained performance on Virtex 5 FPGA is 145 Mpx/s using 11 928 slice LUTs, 5752 registers and 8064 Kib of block RAM.
Keywords :
"Random access memory","Merging","Partitioning algorithms","Hardware","Algorithm design and analysis","Computer architecture","Field programmable gate arrays"
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2010 International Conference on
ISSN :
1946-1488
Print_ISBN :
978-1-4244-7842-2
Electronic_ISBN :
1946-1488
Type :
conf
DOI :
10.1109/FPL.2010.23
Filename :
5694222
Link To Document :
بازگشت