DocumentCode :
3640331
Title :
A low-cost hardware architecture binarizer design for the H.264/AVC CABAC entropy coding
Author :
André Luís del Mestre Martins;Vagner Rosa;Sergio Bampi
Author_Institution :
Informatics Institute - PPGC - Federal University of Rio Grande do Sul, Porto Alegre, Brazil
fYear :
2010
Firstpage :
392
Lastpage :
395
Abstract :
This paper presents two hardware architectures design for the binarizer part of the CABAC (Context-Based Adaptive Binary Arithmetic Coding) entropy encoder as defined in the H.264/AVC video compression standard. The architectures proposed in this paper are able to reach the Level 4.2 processing requirements of the standard specification, achieving processing rates of 103,9 Mbins/s. The proposed solutions can save on average 50% hardware resources, mainly because a new technique to enable the reuse of hardware is applied, avoiding the support of the Kth order Exp-Golomb encoder.
Keywords :
"Logic gates","Context"
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2010 17th IEEE International Conference on
Print_ISBN :
978-1-4244-8155-2
Type :
conf
DOI :
10.1109/ICECS.2010.5724535
Filename :
5724535
Link To Document :
بازگشت