Title :
Novel Complementary Resistive Switch Crossbar Memory Write and Read Schemes
Author :
Yuanfan Yang ; Mathew, Jimson ; Ottavi, Marco ; Pontarelli, Salvatore ; Pradhan, D.K.
Author_Institution :
Dept. of Comput. Sci., Univ. of Bristol, Bristol, UK
Abstract :
Recent trends in emerging nonvolatile memory systems necessitate efficient read/write (R/W) schemes. Efficient solutions with zero sneak path current, nondestructive R/W operations, minimum area and low power are some of the key requirements. Toward this end, we propose a novel crossbar memory scheme using a configuration row of cells for assisting R/W operations. The proposed write scheme minimizes the overall power consumption compared to the previously proposed write schemes and reduces the state drift problem. We also propose two read schemes, namely, assisted-restoring and self-resetting read. In assisted-restoring scheme, we use the configuration cells which are used in the write scheme, whereas we implement additional circuitry for self-reset which addresses the problem of destructive read. Moreover, by formulating an analytical model of R/W operation, we compare the various schemes. The overhead for the proposed assisted-restoring write/read scheme is an extra redundant row for the given crossbar array. For a typical array size of 200 × 200 the area overhead is about 0.5%, however, there is a 4X improvement in power consumption compared to the recently proposed write schemes. Quantitative analysis of the proposed scheme is analyzed by using simulation and analytical models.
Keywords :
integrated memory circuits; low-power electronics; memristor circuits; random-access storage; assisted-restoring read; complementary resistive switch crossbar memory write and read schemes; crossbar array; destructive read; nonvolatile memory systems; power consumption; quantitative analysis; self-resetting read; state drift problem; zero sneak path current; Analytical models; Arrays; Integrated circuit modeling; Resistance; Resistors; Switches; Threshold voltage; Complementary resistive switch; memristor; write/read schemes;
Journal_Title :
Nanotechnology, IEEE Transactions on
DOI :
10.1109/TNANO.2015.2394450