DocumentCode :
3640898
Title :
Multiprocessor scheduling with a priori node assignment
Author :
V. Zivojnovic;H. Koerner;H. Meyr
Author_Institution :
Integrated Syst. for Signal Process., Aachen Univ. of Technol., Germany
fYear :
1994
Firstpage :
147
Lastpage :
156
Abstract :
Compile-time scheduling of DSP programs on multiprocessor systems is discussed. Contrary to standard approaches, a complete, a priori node assignment is supposed. The assumption is justified for coarse-grain DSP programs on heterogeneous programmable architectures with dedicated memory, I/O or accelerator units. The a priori information about cut arcs is used to apply the retiming transformation for the minimization of the schedule length. Experimental results show that the obtained improvement is worth the additional complexity which is introduced by retiming. At the end, issues related to the implementation of retimed DSP programs are discussed.
Keywords :
"Processor scheduling","Signal processing algorithms","Digital signal processing","Delay","Digital signal processors","Prototypes","Scheduling algorithm","Joining processes","Computer architecture","Signal processing"
Publisher :
ieee
Conference_Titel :
VLSI Signal Processing, VII, 1994., [Workshop on]
Print_ISBN :
0-7803-2123-5
Type :
conf
DOI :
10.1109/VLSISP.1994.574739
Filename :
574739
Link To Document :
بازگشت