DocumentCode :
3641303
Title :
Improving performance of robust Self Adaptive Caches by optimizing the switching algorithm
Author :
Liviu Agnola;Mircea Vlăduţiu;Mihai Udrescu;Lucian Prodan
Author_Institution :
Department of Computer Science and Engineering, “
fYear :
2011
fDate :
4/1/2011 12:00:00 AM
Firstpage :
297
Lastpage :
300
Abstract :
This paper provides an analysis of the performance and overhead for the Self Adaptive cache Memories mechanism (SAM). SAM is a graceful degradation method applied to set associative cache memories that uses remapping for some memory locations to obtain an increase in performance by means of a switching table. We also discuss how a major increase in performance of over 75% can be achieved, while the overall area also decreases with more than 35%, because of minimizing the entries in the switching table, by adding switching bits.
Keywords :
"Switches","Amplitude modulation","Cache memory","Radiation detectors","Built-in self-test","Simulation","Reliability"
Publisher :
ieee
Conference_Titel :
Design and Diagnostics of Electronic Circuits & Systems (DDECS), 2011 IEEE 14th International Symposium on
Print_ISBN :
978-1-4244-9755-3
Type :
conf
DOI :
10.1109/DDECS.2011.5783099
Filename :
5783099
Link To Document :
بازگشت