DocumentCode :
3641877
Title :
Parallel Dynamic Voltage and Frequency Scaling for stream decoding using a multicore embedded system
Author :
Ying-Xun Lai;Yueh-Min Huang;Chin-Feng Lai;Ljiljana Trajkovic
Author_Institution :
Department of Engineering Science, National Cheng Kung University, Tainan, Taiwan
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
1956
Lastpage :
1959
Abstract :
Parallel structures may be used to increase a system processing speed in case of large amount of data or highly complex calculations. Dynamic Voltage and Frequency Scaling (DVFS) may be used for simpler calculations in order to decrease the system voltage or frequency and achieve lower power consumption. Combining these two mechanisms may lead to higher efficiency and lower power consumption. In this paper, we introduce a parallel decoding process with Digital Signal Processing (DSP) for power efficiency in a heterogeneous multi-core embedded system. We describe a parallel low-power design on the system level. Under the condition of preserving the original decoding process, we manage the size of the system´s multimedia buffer by considering the spontaneous streaming transfer and tuning the decoding process scheduling time by using the DVFS system in order to decrease the multimedia data dependency and achieve a multi-core embedded system with accurate and low-power detection mechanism.
Keywords :
"Decoding","Streaming media","Multimedia communication","Digital signal processing","Embedded systems","Multicore processing"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (ISCAS), 2011 IEEE International Symposium on
ISSN :
0271-4302
Print_ISBN :
978-1-4244-9473-6
Type :
conf
DOI :
10.1109/ISCAS.2011.5937973
Filename :
5937973
Link To Document :
بازگشت