DocumentCode :
3642327
Title :
Designing a RISC CPU in Reversible Logic
Author :
Robert Wille;Mathias Soeken;Daniel Große;Eleonora Schönborn;Rolf Drechsler
Author_Institution :
Inst. of Comput. Sci., Univ. of Bremen, Bremen, Germany
fYear :
2011
fDate :
5/1/2011 12:00:00 AM
Firstpage :
170
Lastpage :
175
Abstract :
Driven by its promising applications, reversible logic received significant attention. As a result, an impressive progress has been made in the development of synthesis approaches, implementation of sequential elements, and hardware description languages. In this paper, these recent achievements are employed in order to design a RISC CPU in reversible logic that can execute software programs written in an assembler language. The respective combinational and sequential components are designed using state-of-the-art design techniques.
Keywords :
"Registers","Central Processing Unit","Logic gates","Radiation detectors","Hardware","Software","Adders"
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2011 41st IEEE International Symposium on
ISSN :
0195-623X
Print_ISBN :
978-1-4577-0112-2
Type :
conf
DOI :
10.1109/ISMVL.2011.39
Filename :
5954228
Link To Document :
بازگشت