• DocumentCode
    3642501
  • Title

    Evolvable 2D computing matrix model for intrinsic evolution in commercial FPGAs with native reconfiguration support

  • Author

    Rubén Salvador;Andrés Otero;Javier Mora;Eduardo de la Torre;Teresa Riesgo;Lukáš Sekanina

  • Author_Institution
    Centre of Industrial Electronics, Universidad Polité
  • fYear
    2011
  • fDate
    6/1/2011 12:00:00 AM
  • Firstpage
    184
  • Lastpage
    191
  • Abstract
    This paper addresses the modelling and validation of an evolvable hardware architecture which can be mapped on a 2D systolic structure implemented on commercial reconfigurable FPGAs. The adaptation capabilities of the architecture are exercised to validate its evolvability. The underlying proposal is the use of a library of reconfigurable components characterised by their partial bitstreams, which are used by the Evolutionary Algorithm to find a solution to a given task. Evolution of image noise filters is selected as the proof of concept application. Results show that computation speed of the resulting evolved circuit is higher than with the Virtual Reconfigurable Circuits approach, and this can be exploited on the evolution process by using dynamic reconfiguration.
  • Keywords
    "Libraries","Field programmable gate arrays","Routing","Arrays","Biological cells","Hardware"
  • Publisher
    ieee
  • Conference_Titel
    Adaptive Hardware and Systems (AHS), 2011 NASA/ESA Conference on
  • Print_ISBN
    978-1-4577-0598-4
  • Type

    conf

  • DOI
    10.1109/AHS.2011.5963934
  • Filename
    5963934