DocumentCode :
3643365
Title :
Input synchronization in low power CMOS arithmetic circuit design
Author :
C.A. Fabian;M.D. Ercegovac
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
Volume :
1
fYear :
1996
Firstpage :
172
Abstract :
Power dissipation in static CMOS circuits can be directly related to the signal transition activity of the circuit. Spurious, unwanted, transition activity can account for a large percentage of the overall transition activity. One cause of spurious activity is relative skew in the arrival time of asynchronous input signals. We measure the effects of input signal arrival skew on a typical CMOS full adder cell, on an 8-bit ripple carry, and on small partial product reduction arrays. We use three-state buffers to synchronize the inputs to these circuits and examine the trade-off.
Keywords :
"Arithmetic","Circuit synthesis","Adders","Power dissipation","Propagation delay","Energy consumption","Circuit simulation","Inverters","Computer science","Digital integrated circuits"
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 1996. Conference Record of the Thirtieth Asilomar Conference on
ISSN :
1058-6393
Print_ISBN :
0-8186-7646-9
Type :
conf
DOI :
10.1109/ACSSC.1996.600851
Filename :
600851
Link To Document :
بازگشت