DocumentCode :
3643366
Title :
On using 1-out-of-n codes for (p,q) counter implementations
Author :
R. McIlhenny;M.D. Ercegovac
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
Volume :
1
fYear :
1996
Firstpage :
187
Abstract :
A new approach for implementing (p,q) counters is introduced, using 1-out-of-n code modules. The circuits were implemented in 1.2 /spl mu/m CMOS technology, and simulated using HSpice to measure the cost, delay, and average power consumption. Through simulation, the new method is shown to yield an average 19% reduction in critical delay, and an average 30% reduction in average power consumption, with the tradeoff of a 38% increase in average cost.
Keywords :
"Counting circuits","Delay","Costs","Energy consumption","Adders","CMOS technology","Computational modeling","Circuit simulation","Switching circuits","Arithmetic"
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 1996. Conference Record of the Thirtieth Asilomar Conference on
ISSN :
1058-6393
Print_ISBN :
0-8186-7646-9
Type :
conf
DOI :
10.1109/ACSSC.1996.600854
Filename :
600854
Link To Document :
بازگشت