DocumentCode :
3643692
Title :
Rapid and Accurate Leakage Power Estimation for Nano-CMOS Circuits
Author :
Michal Bryk;Lech Jozwiak;Wieslaw Kuzmicz
Author_Institution :
Fac. of Electr. Eng., Eindhoven Univ. of Technol., Eindhoven, Netherlands
fYear :
2011
Firstpage :
685
Lastpage :
692
Abstract :
This paper addresses the crucial problem of static power reduction for circuits implemented in nano-CMOS technologies. Its solution requires accurate and rapid power estimation, but the known power simulators are not accurate and quick at the same time. The paper proposes and discusses a new rapid and very accurate leakage power estimation method and related simulator. The maximum estimation error of the simulator is within 5%, with an average error of only 0.57%, and run-times in the range of seconds, while for the same circuits HSPICE runs for hours or days.
Keywords :
"Logic gates","Estimation","Integrated circuit modeling","Junctions","Libraries","Leakage current","Subthreshold current"
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2011 14th Euromicro Conference on
Print_ISBN :
978-1-4577-1048-3
Type :
conf
DOI :
10.1109/DSD.2011.92
Filename :
6037476
Link To Document :
بازگشت