Title :
Analog CMOS processor for early vision processing with highly reduced power consumption
Author :
Waldemar Jendernalik;Jacek Jakusz;Grzegorz Blakiewicz;Robert Piotrowski;Stanislaw Szczepanski
Author_Institution :
Department of Microelectronic Systems, Gdansk University of Technology, Poland
Abstract :
A new approach to an analog ultra-low power vision chip design is presented. The prototype chip performs low-level convolutional image processing algorithms in real time. The circuit is implemented in 0.35 μm CMOS technology, contains 64 × 64 SIMD matrix with embedded analogue processors APE (Analogue Processing Element). The photo-sensitive-matrix is of 2.2 μm × 2.2 μm size, giving the density of 877 processors per mm2. The matrix dissipates less than 0.4 mW (less than 0.1 μW per processor) of power under 3.3 V supply, and their image processing speed is up to 100 frames/s.
Keywords :
"Convolution","Switches","Capacitors","Prototypes","Kernel","CMOS integrated circuits"
Conference_Titel :
Circuit Theory and Design (ECCTD), 2011 20th European Conference on
Print_ISBN :
978-1-4577-0617-2
DOI :
10.1109/ECCTD.2011.6043651