DocumentCode :
3644176
Title :
Addressing link-level design tradeoffs for integrated photonic interconnects
Author :
Michael Georgas;Jonathan Leu;Benjamin Moss;Chen Sun;Vladimir Stojanović
Author_Institution :
Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, 02139, USA
fYear :
2011
Firstpage :
1
Lastpage :
8
Abstract :
Integrated photonic interconnects have emerged recently as a potential solution for relieving on-chip and chip-to-chip bandwidth bottlenecks for next-generation many-core processors. To help bridge the gap between device and circuit/system designers, and aid in understanding of inherent photonic link tradeoffs, we present a set of link component models for performing interconnect design-space exploration connected to the underlying device and circuit technology. To compensate for process and thermal-induced ring resonator mismatches, we take advantage of device and circuit characteristics to propose an efficient ring tuning solution. Finally, we perform optimization of a wavelength-division-multiplexed link, demonstrating the link-level interactions between components in achieving the optimal degree of parallelism and energy-efficiency.
Keywords :
"Optical receivers","Clocks","Modulation","Sensitivity","Optical buffering","Photonics"
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2011 IEEE
ISSN :
0886-5930
Print_ISBN :
978-1-4577-0222-8
Type :
conf
DOI :
10.1109/CICC.2011.6055363
Filename :
6055363
Link To Document :
بازگشت