DocumentCode :
3644856
Title :
On the Feasibility of Built-In Self Repair for Logic Circuits
Author :
Tobias Koal;Daniel Scheit;Mario Schölzel;Heinrich T. Vierhaus
Author_Institution :
Comput. Eng. Group, Brandenburg Univ. of Technol. Cottbus, Cottbus, Germany
fYear :
2011
Firstpage :
316
Lastpage :
324
Abstract :
According to recent investigations on fault mechanisms in nano-scale integrated circuits, they suffer from wear-out effects that limit their life time seriously. For applications that combine a long life time and safety-critical functionality, means of fault compensation, de-stressing and eventual self repair are therefore becoming a must. This paper presents a circuit architecture that combines capabilities of self repair and de-stressing for logic circuits. Circuits that administrate repair functions are introduced. The necessary overhead for redundancy as well as for circuit re-organization is shown, depending on the granularity of repair. Finally limitations as well as single points of failure are discussed.
Keywords :
"Circuit faults","Maintenance engineering","Logic gates","Switches","Clocks","Shift registers"
Publisher :
ieee
Conference_Titel :
Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT), 2011 IEEE International Symposium on
Print_ISBN :
978-1-4577-1713-0
Type :
conf
DOI :
10.1109/DFT.2011.52
Filename :
6104458
Link To Document :
بازگشت