DocumentCode :
3645387
Title :
Overview on ATE Test and Debugging Methods for Asynchronous Circuits
Author :
Christoph Wolf;Steffen Zeidler;Milos Krstic;Rolf Kraemer
Author_Institution :
IHP, Frankfurt (Oder), Germany
fYear :
2011
Firstpage :
16
Lastpage :
21
Abstract :
Due to mature design tools and proven flows for design and test the majority of today´s circuits are synchronous. Increasingly complex designs pose major problems though with respect to clock tree design, interfaces running at different frequencies, peak current consumption and electromagnetic interference. The asynchronous design style promises advantages in these areas but is not widely accepted, mainly due to the lack of design tool support and testability issues. This paper summarizes the problems regarding the test of asynchronous designs as well as existing test methodologies and presents our strategy to increase testability of this kind of devices.
Keywords :
"Synchronization","Circuit faults","Program processors","Protocols","Registers","Delay"
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification (MTV), 2011 12th International Workshop on
ISSN :
1550-4093
Print_ISBN :
978-1-4577-2101-4
Type :
conf
DOI :
10.1109/MTV.2011.12
Filename :
6142330
Link To Document :
بازگشت