DocumentCode :
3645576
Title :
FPGA realization of fully systolic and parallel architecture of Montgomery multipliers
Author :
Nikola Miladinović;Jelena Popović-Božović
Author_Institution :
Veriest Venture Serbia d.o.o., Belgrade, Serbia
fYear :
2011
Firstpage :
928
Lastpage :
931
Abstract :
Montgomery multipliers perform modular multiplication of two integers without trial division. They are often used in implementation of RSA algorithm which demands fast modular multiplication. This paper describes design and FPGA implementation of two architectures 16 bit Montgomery multipliers: fully systolic and parallel. Modules of multipliers are designed in VHDL with parameters easy to change and implemented in FPGA chip from Xilinx Virtex-4 family.
Keywords :
"Field programmable gate arrays","Silicon","Algorithm design and analysis","Public key cryptography","Electronic mail","Tin"
Publisher :
ieee
Conference_Titel :
Telecommunications Forum (TELFOR), 2011 19th
Print_ISBN :
978-1-4577-1499-3
Type :
conf
DOI :
10.1109/TELFOR.2011.6143697
Filename :
6143697
Link To Document :
بازگشت