DocumentCode
3645935
Title
Universal reprogrammable architecture for implementation dedicated image processors based on FPGA
Author
M. Gorgon
Author_Institution
The AGH Technic. Univ. of Krakow, Poland
Volume
2
fYear
1997
fDate
6/19/1905 12:00:00 AM
Firstpage
556
Abstract
An universal reprogrammable architecture for implementation of the dedicated image processors (DIP) is presented. This paper considers a new strategy of implementation of the DIP based on replacing specialized hardware by a reprogrammable structure. It affords the possibility of creating a flexible image processing system consisting of a reprogrammable hardware structure. The flexible processing system links real-time hardware processing speed with the flexibility of software processing. A new outlook of software and hardware cooperation and co-design in image processing is presented.
Keywords
Field programmable gate arrays
Publisher
iet
Conference_Titel
Image Processing and Its Applications, 1997., Sixth International Conference on
ISSN
0537-9989
Print_ISBN
0-85296-692-X
Type
conf
DOI
10.1049/cp:19970955
Filename
615587
Link To Document