DocumentCode :
3647020
Title :
Linear processor array in DSP
Author :
I. Ž. Milovanović;M. K. Stojčev;E. I. Milovanović;T. R. Nikolić
Author_Institution :
Faculty of Electronic Engineering A. Medvedeva 14, P.O. Box 73, 18000 Niš
fYear :
2012
fDate :
5/1/2012 12:00:00 AM
Firstpage :
387
Lastpage :
392
Abstract :
This article presents the design, implementation and performance evaluation of a hardware accelerator for matrix multiplication. The accelerator is loosely coupled with the host computer via common system bus. The accelerator is composed of linear processor array (LPA), distributed memory and dedicated address generator unit. Mathematical procedure for LPA synthesis is given. The speedup of the proposed accelerator for matrix multiplication is O(n/2), where n is a number of PEs in the array, and the efficiency is 1/2. By involving hardware AGU we achieved a speedup in data transfer of approximately 2.5, compared to the software implementation of address calculation, with a hardware overhead less than 1 %.
Keywords :
"Arrays","Hardware","Multicore processing","Logic gates","Transmission line matrix methods","Delay"
Publisher :
ieee
Conference_Titel :
Microelectronics (MIEL), 2012 28th International Conference on
ISSN :
pending
Print_ISBN :
978-1-4673-0237-1
Type :
conf
DOI :
10.1109/MIEL.2012.6222883
Filename :
6222883
Link To Document :
بازگشت