DocumentCode
3648131
Title
Executing Model Checking Counterexamples in Simulink
Author
Jirí Barnat;Lubo Brim;Jan Beran; Kratochvíla;Ítalo R.
Author_Institution
Fac. of Inf., Masaryk Univ., Brno, Czech Republic
fYear
2012
fDate
7/1/2012 12:00:00 AM
Firstpage
245
Lastpage
248
Abstract
Verification of embedded systems has become increasingly important in many industrial domains. Safety-critical embedded systems, such as those developed in aerospace industry, are regularly subject to automated formal verification process. In this paper we extend our tool integration chain of parallel, explicit-state LTL model checker DIVINE and Matlab Simulink tool suit with an improved support of counterexample simulation. In particular, we show how to provide the verification engineer with a direct connection between the error discovered by the model checker and the simulation in Matlab Simulink. This work has been conducted within the Artemis project industrial Framework for Embedded Systems Tools (iFEST).
Keywords
"Mathematical model","Computational modeling","MATLAB","Analytical models","Embedded systems","Aerospace electronics","Computer science"
Publisher
ieee
Conference_Titel
Theoretical Aspects of Software Engineering (TASE), 2012 Sixth International Symposium on
Print_ISBN
978-1-4673-2353-6
Type
conf
DOI
10.1109/TASE.2012.42
Filename
6269653
Link To Document