DocumentCode :
3648778
Title :
Iddq fault model generation for BiCMOS and CMOS circuits
Author :
V. Panic;D. Milovanovic
Author_Institution :
Fac. of Electron. Eng., Nis Univ., Serbia
Volume :
2
fYear :
1997
Firstpage :
771
Abstract :
In this paper, an approach for Iddq test generation for BiCMOS and CMOS VLSI circuits is presented. After a brief review of Iddq testing, basic ideas and general problems in Iddq testing of BiCMOS and CMOS VLSI are given. The application of this method is illustrated on three basic examples for BiCMOS and one for CMOS VLSI circuits. Circuits are simulated on PSpice, and results of these simulations are presented in an appropriate form. Finally, the possibilities for further research in Iddq testing for both BiCMOS and CMOS VLSI circuits are mentioned.
Keywords :
"Circuit faults","Semiconductor device modeling","BiCMOS integrated circuits","Circuit testing","Very large scale integration","Fault detection","Automatic testing","Electrical fault detection","Current supplies","Power supplies"
Publisher :
ieee
Conference_Titel :
Microelectronics, 1997. Proceedings., 1997 21st International Conference on
Print_ISBN :
0-7803-3664-X
Type :
conf
DOI :
10.1109/ICMEL.1997.632959
Filename :
632959
Link To Document :
بازگشت