Title :
Sigma-delta testability for pipeline A/D converters
Author :
Antonio Gines;Gildas Leger
Author_Institution :
Inst. de Microlectronica de Sevilla, Univ. de Sevilla, Sevilla, Spain
fDate :
3/1/2014 12:00:00 AM
Abstract :
Pipeline Analog to Digital Converters (ADCs) are widely used in applications that require medium to high resolution at high acquisition speed. Despite of their quite simple working principles, they usually form rather complex mixed-signal blocks, particularly if digital correction and calibration are considered. As a result, pipeline converters are difficult to test and diagnose. In this paper, we propose to reconfigure the internal Multiplying DACs (MDACs) that perform residue amplifications as integrators, each one with an analog and a digital input. In this way, we can reuse consecutive pipeline stages to form ΣΔ modulators, with very reduced area overhead. We thus get an on-chip DC (low-frequency) probe with a digital 1-bit output that does not require any extra pin. In addition, digital test techniques developed for ΣΔ modulators may be used to enhance the diagnosing capabilities. An industrial 1.8V 15-bit 100Msps pipeline ADC that had previously been fully validated in a 0.18μm CMOS process is used as a case of study for the introduction of the DfT modifications.
Keywords :
"Pipelines","Modulation","Noise","Capacitors","Switches","Calibration","Clocks"
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Electronic_ISBN :
1558-1101
DOI :
10.7873/DATE.2014.384