DocumentCode :
3658471
Title :
Model Based Testing of VHDL Programs
Author :
Tolga Ayav;Tugkan Tuglular;Fevzi Belli
Author_Institution :
Dept. of Comput. Eng., Izmir Inst. of Technol., Izmir, Turkey
Volume :
3
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
427
Lastpage :
432
Abstract :
VHDL programs are often validated by means of test benches constructed from formal system specification. To include real-time properties of VHDL programs, the proposed approach first transforms them to concurrently running network of timed automata and then performs model checking on properties taken from the specification. Counterexamples generated by the model checker are used to form a test bench. The approach is validated by a case study composed of a nontrivial application running on a microprocessor. As presented, the approach enables testing both hardware and software at once.
Keywords :
"Automata","Belts","IP networks","Microprocessors","Timing","Load modeling","Integrated circuit modeling"
Publisher :
ieee
Conference_Titel :
Computer Software and Applications Conference (COMPSAC), 2015 IEEE 39th Annual
Electronic_ISBN :
0730-3157
Type :
conf
DOI :
10.1109/COMPSAC.2015.198
Filename :
7273398
Link To Document :
بازگشت