DocumentCode :
3658566
Title :
Tackling voltage emergencies in NoC through timing error resilience
Author :
Rajesh JayashankaraShridevi;Dean Michael Ancajas;Koushik Chakraborty;Sanghamitra Roy
Author_Institution :
USU BRIDGE LAB, Electrical and Computer Engineering, Utah State University, Logan, United States of America
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
104
Lastpage :
109
Abstract :
Aggressive technology scaling exacerbates the problem of voltage emergencies in emerging MPSoC systems. Network-on-Chips, the de-facto standard for connecting on-chip components in forthcoming devices play a central role in providing robust and reliable communication. In this work, we propose DrNoC (droop resilient network-on-chip)-two microarchitectural techniques to mitigate voltage emergency-induced timing errors in NoCs and preserve error-free communication throughout the network. DrNoC employs frequency downscaling and a pipeline error-recovery mechanism to reclaim corrupted flits in the router. Compared to the recently proposed NSFTR fault-tolerant technique, DrNoC offers a 27% improvement in energy-delay efficiency.
Keywords :
"Timing","Pipelines","Energy efficiency","Microarchitecture","Circuit faults","Flip-flops","Market research"
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2015 IEEE/ACM International Symposium on
Type :
conf
DOI :
10.1109/ISLPED.2015.7273498
Filename :
7273498
Link To Document :
بازگشت