DocumentCode :
3658573
Title :
Modeling and characterization of the system-level Power Delivery Network for a dual-core ARM Cortex-A57 cluster in 28nm CMOS
Author :
Shidhartha Das;Paul Whatmough;David Bull
Author_Institution :
ARM Ltd., Cambridge, U.K.
fYear :
2015
fDate :
7/1/2015 12:00:00 AM
Firstpage :
146
Lastpage :
151
Abstract :
Power delivery is a well-known challenge for high-end microprocessor systems. Comparatively, mobile computing platforms typically consume order-of-magnitude lower currents, but economic and volume constraints limit the quality of the Power Delivery Network. In addition, the trend towards GHz+ operating frequencies and the ubiquity of low-power techniques such as clock-gating and power-gating, make these systems susceptible to pathological AC transients. Consequently, mobile computing systems are ultimately limited by power-delivery. In this paper, we present the system-level Power Delivery Network (PDN) modeling, analysis and measurement results on a dual-core 64bit ARM Cortex-A57 compute cluster in 28nm CMOS. We present a comprehensive analysis of the PDN by characterizing the individual contribution of each constituent i.e. the PCB, package and the die. We present frequency- and time-domain simulation results and correlate that with measurement (both on-chip and off-chip). Our results demonstrate how complex software and micro-architectural interactions can trigger PDN resonances that ultimately lead to system failure.
Keywords :
"Impedance","Resonant frequency","Capacitors","Integrated circuit modeling","Inductance","Frequency measurement","Computational modeling"
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED), 2015 IEEE/ACM International Symposium on
Type :
conf
DOI :
10.1109/ISLPED.2015.7273505
Filename :
7273505
Link To Document :
بازگشت