DocumentCode :
3658793
Title :
An efficient buffer sizing algorithm for clock trees considering process variations
Author :
Chao Deng;Yici Cai;Qiang Zhou;Zhuwei Chen
Author_Institution :
Department of Computer Science and Technology, Tsinghua University, Beijing, China
fYear :
2015
Firstpage :
108
Lastpage :
113
Abstract :
As VLSI technology continuously scales down, robust clock tree synthesis (CTS) has become increasingly critical in an attempt to generate a high-performance synchronous chip design. Clock skew resulted by process variations can be significantly different from the nominal value. In this paper, we propose an efficient buffer sizing algorithm to solve the skew optimization problem in presence of process variations. By analyzing the influence of process variations on wire delay and buffer delay, we make a quantitative estimation of the skew distribution under Monte-Carlo SPICE simulations. The number and size of buffers on some critical paths are rearranged to reduce the skew results under process variations. Experiment results which are evaluated on ISPD 2010 benchmarks show that our algorithm achieves a significant 58% reduction on worst skew with only 6% increase on power consumption.
Keywords :
"Clocks","Delays","Capacitance","Wires","Mathematical model","Synchronization","Gaussian distribution"
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ASQED), 2015 6th Asia Symposium on
Type :
conf
DOI :
10.1109/ACQED.2015.7274017
Filename :
7274017
Link To Document :
بازگشت