DocumentCode :
3659175
Title :
Comparison of electrical characteristics of N-type silicon junctionless transistors with and without film profile engineering by TCAD simulation
Author :
Jung-Ruey Tsai;Horng-Chih Lin;Hsiu-Fu Chang;Bo-Shiuan Shie;Ting-Ting Wen;Tiao-Yuan Huang
Author_Institution :
Department of Photonics and Communication Engineering, Asia University, 500 Lioufeng Rd., Wufeng, Taichung 41354, Taiwan, R.O.C.
fYear :
2015
fDate :
6/1/2015 12:00:00 AM
Firstpage :
1
Lastpage :
2
Abstract :
Field-effect transistors (FETs) with junctionless (JL) channels have recently attracted much attention for various applications, such as metal-oxide semiconductor thin-film transistors (TFTs) [1], memory devices [2] and Si nanowire TFTs [3, 4]. The Si junctionless (JL) transistors employing high dopant concentration (> 1019 cm3) in the source, drain, and nano-scaled channel have been demonstrated to provide excellent electrical characteristics. More recently, film profile engineering (FPE) concept for fabricating downscaled ZnO and IGZO TFTs [5, 6] have been proposed to obtain high-on/off current ratio and great subthreshold swing. Nevertheless, it emphasizes a significant issue of source/drain (S/D) series resistance on the downscaled device performance that needs to be further verified. In this work, electrical performance of downscaled N-type Si JL TFTs with FPE channel and conventional ones will be compared with each other by Sentaurus technology computer aided design (TCAD) simulation [7].
Keywords :
"Silicon","Logic gates","Resistance","Doping","Performance evaluation","Thin film transistors"
Publisher :
ieee
Conference_Titel :
Silicon Nanoelectronics Workshop (SNW), 2015
Type :
conf
Filename :
7275309
Link To Document :
بازگشت