• DocumentCode
    3660747
  • Title

    Noise Tolerant Techniques in Dynamic CMOS Logic Style: A Review Paper

  • Author

    Misbah Manzoor;Shekhar Verma;Mahwash Manzoor

  • Author_Institution
    Lovely Prof. Univ., Phagwara, India
  • fYear
    2015
  • fDate
    4/1/2015 12:00:00 AM
  • Firstpage
    876
  • Lastpage
    880
  • Abstract
    Dynamic logic style is mainly used for high fan in and high performance circuits because of its smaller area and fast superior speed. This style comes with a problem of low noise margin which makes it more susceptible to noise than static CMOS circuits. It also faces some charge sharing and leakage problems. A small amount of noise at the input can cause an undesirable change at the output. Domino logic (dynamic logic with an inverter at the output) also faces this problem. This paper consists of an overview of various noise tolerant techniques for dynamic logic explaining their functioning and reliability for comb acting noise.
  • Keywords
    "Noise","Transistors","Logic gates","Threshold voltage","CMOS integrated circuits","Power demand","Mirrors"
  • Publisher
    ieee
  • Conference_Titel
    Communication Systems and Network Technologies (CSNT), 2015 Fifth International Conference on
  • Type

    conf

  • DOI
    10.1109/CSNT.2015.77
  • Filename
    7280045