DocumentCode :
3661966
Title :
Optimization and scaling of an SOI TFET with back gate control
Author :
S. K. Mitra;R. Goswami;B. Bhowmick
Author_Institution :
Department of Electronics and Communication Engineering, National Institute of Technology Silchar, Silchar-788010, Assam, India
fYear :
2015
fDate :
3/1/2015 12:00:00 AM
Firstpage :
7
Lastpage :
9
Abstract :
A hetero gate dielectric SOI TFET is presented here. The device performance is observed in TCAD. The effect of channel doping on the device characteristics is studied. Moreover, the effect of different gate dielectrics on the ON current, OFF current, band-to-band generation rate due to different body layer thickness, and variation of oxide thickness effect on ON and OFF currents are observed. The variation of transfer characteristics, band-to-band generation rate for various back gate voltages are also observed. In comparison with the conventional TFET, the proposed device provides higher ON state current and a better ON state to OFF state current ratio and Subtheshold Swing. Moreover, the Tunnel FET ON state is independent of back gate voltage, only the subthreshold region is varying with back gate voltage unlike MOSFET.
Keywords :
"Logic gates","Dielectrics","Tunneling","MOSFET","Doping","Junctions"
Publisher :
ieee
Conference_Titel :
Recent Developments in Control, Automation and Power Engineering (RDCAPE), 2015 International Conference on
Type :
conf
DOI :
10.1109/RDCAPE.2015.7281360
Filename :
7281360
Link To Document :
بازگشت