DocumentCode :
3662620
Title :
Simplified Volterra series based background calibration for high speed high resolution pipelined ADCs
Author :
Guanzhong Huang;Bei Peng;Anding Zhu
Author_Institution :
School of Electrical, Electronic and Communications Engineering, University College Dublin, 4, Ireland
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
This paper introduces a simplified dynamic deviation reduction (DDR) based Volterra series model for calibrating high speed high resolution pipelined analog-to-digital converters (ADCs) because the memoryless polynomial model may not be accurate enough due to memory effects often occur in these types of ADCs. A correlation based background calibration, with pseudorandom bit sequence (PRBS) injection in the analog domain, is proposed to extract the coefficients of the DDR based model. Simulation results demonstrate that excellent calibration performance can be achieved for a 12-bit ADC with memory effects in the first stage amplifier.
Keywords :
"Calibration","Polynomials","Mathematical model","Correlation","Least squares approximations","Solid state circuits"
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2015 IEEE 58th International Midwest Symposium on
Type :
conf
DOI :
10.1109/MWSCAS.2015.7282079
Filename :
7282079
Link To Document :
بازگشت