Title :
Fractional-N frequency synthesizer and RF receiver front-end for wireless communications application
Author :
Wen-Cheng Lai; Jhin-Fang Huang; Jia-Lun Yang; Yong-Jhen Jiangn; Ta Chen Chiu
Author_Institution :
Dept. of Electron. Eng., Nat. Taiwan Univ. of Sci. &
Abstract :
This paper presents a 0.18 μm CMOS low-power fractional-N frequency synthesizer with a sub-sampling charge pump (SSCP) circuit and a randomly selected PFD to reduce reference spur and RF receiver front-end applying wireless communications systems is presented. The proposed RF receiver front-end includes a current-reused LNA, a folded Giber cell mixer, a Colpitts VCO, and an IF Gm-C bandpass filter. The low-spur frequency synthesizer randomizes the periodic ripples on the control voltage of the voltage controlled oscillator to reduce the reference spur at the output of the phase-locked loop. A random clock generator is used to perform a random selection control for IoT networks and communications application.
Conference_Titel :
Software Intelligence Technologies and Applications & International Conference on Frontiers of Internet of Things 2014, International Conference on
Print_ISBN :
978-1-84919-970-4
DOI :
10.1049/cp.2014.1559