DocumentCode :
3664708
Title :
Counteracting differential power analysis: Hiding encrypted data from circuit cells
Author :
Kwen-Siong Chong;K. Z. L. Ne;Weng-Geng Ho;Nan Liu;A H Akbar;Bah-Hwee Gwee;Joseph. S. Chang
Author_Institution :
School of EEE, Nanyang Technological University, Singapore
fYear :
2015
fDate :
6/1/2015 12:00:00 AM
Firstpage :
297
Lastpage :
300
Abstract :
We propose a balanced Pre-Charge Static Logic (PCSL) circuit style for asynchronous systems, and compare it against other reported circuit styles to counteract differential power analysis (DPA). Our study shows that all these circuit styles (including our balanced PCSL) dissipate different energy due to data-dependency, and hence balancing the energy of circuits embodying these circuit styles remains challenging. However, in view of low circuit overheads and asynchronous operations (with noise generation), our balanced PCSL is still competitive in terms of DPA-resistance, requiring 3.5x less power traces than its NULL convention logic counterpart.
Keywords :
"Conferences","Electron devices","Solid state circuits"
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-8362-9
Type :
conf
DOI :
10.1109/EDSSC.2015.7285109
Filename :
7285109
Link To Document :
بازگشت