DocumentCode :
3664779
Title :
Multitime programmable (MTP) memory cell with pseudo differential architecture
Author :
Cong Li;Jiancheng Li;Wenxiao Li;Songting Li;Jianfei Wu
Author_Institution :
School of Electronic Science and Engineering, National University of Defense Technology, Changsha 410073, China
fYear :
2015
fDate :
6/1/2015 12:00:00 AM
Firstpage :
582
Lastpage :
585
Abstract :
A multitime programmable (MTP) memory cell based on pseudo differential architecture is presented in this paper. The proposed cell has only one floating gate, it takes advantage of the opposite polarity of PMOS transistor and NMOS transistor to output differential reading currents. The new cell has the same data retention capability as the state-of-the-art differential cell. Furthermore, it saves about 58% of the cell area with respect to the conventional differential cell. A test chip is fabricated by using a 0.13 μm standard CMOS process, and extensive experimental results are provided.
Keywords :
"Conferences","Electron devices","Solid state circuits"
Publisher :
ieee
Conference_Titel :
Electron Devices and Solid-State Circuits (EDSSC), 2015 IEEE International Conference on
Print_ISBN :
978-1-4799-8362-9
Type :
conf
DOI :
10.1109/EDSSC.2015.7285181
Filename :
7285181
Link To Document :
بازگشت